

Group 2

Eng. Youssef Nasser

Eng. Ahmed Ashraf

Eng. Ahmed Ehab

Eng. Abdulrahman Sherif

#### **AGENDA**

- 1. Design Requirements
- 2. Verification Plan
- 3. Environment Architecture
- 4. Makefile
- 5. Simulation Results on VCS
- 6. Coverage Plan on Verdi
- 7. Resources



| ID  | Signal  | Description                                                                                              |
|-----|---------|----------------------------------------------------------------------------------------------------------|
| DR1 | alu_clk | <ul> <li>Frequency is 32 MHz (31 nanoseconds 1000/32)</li> <li>Positive edge triggered clock.</li> </ul> |

| ID  | Signal | Description                                                             |
|-----|--------|-------------------------------------------------------------------------|
| DR2 | rst_n  | Active low, asynchronous reset.                                         |
|     |        | Whenever rst_n is low, then alu_out and alu_irq should be               |
|     |        | driven to 0.                                                            |
|     |        | <ul> <li>rst_n should be asserted at least once at start-up.</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR3 | alu_in_a | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>When alu_op_a == NAND, alu_enable == 1, alu_enable_a == 1 and alu_enable_b == 0 then alu_in_a can't take value of 8'hff.</li> <li>When alu_op_b == NOR, alu_enable == 1, alu_enable_a == 0 and alu_enable_b == 1 then alu_in_a can't take a value of 8'hf5.</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR4 | alu_in_b | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>When alu_op_a == AND, alu_enable == 1, alu_enable_a == 1 and alu_enable_b == 0 then alu_in_b can't take value of 8'h0.</li> <li>When alu_op_a == NAND, alu_enable == 1, alu_enable_a == 1 and alu_enable_b == 0 then alu_in_b can't take value of 8'h03.</li> <li>When alu_op_a == AND, alu_enable == 1, alu_enable_a == 0 and alu_enable_b == 1 then alu_in_b can't take value of 8'h03.</li> </ul> |

| ID  | Signal     | Description                                                       |
|-----|------------|-------------------------------------------------------------------|
| DR5 | alu_enable | Synchronized to alu_clk, positive edge trigger.                   |
|     |            | If alu_enable is de-asserted:                                     |
|     |            | All outputs should be maintained, if rst_n is high, regardless of |
|     |            | alu_enable_a or alu_enable_b.                                     |
|     |            | If alu_enable is asserted:                                        |
|     |            | alu_enable_a and alu_enable_b can't be asserted at the same       |
|     |            | time.                                                             |
|     |            |                                                                   |

| ID  | Signal                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR6 | <ul> <li>alu_enable_a</li> <li>alu_enable_b</li> </ul> | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>When alu_enable is asserted:</li> <li>if alu_enable_a == 0 and alu_enable_b == 0, it is legal and all outputs should be maintained.</li> <li>if alu_enable_a == 0 and alu_enable_b == 1, it is legal and the ALU should do operation b.</li> <li>if alu_enable_a == 1 and alu_enable_b == 0, it is legal and the ALU should do operation a.</li> <li>if alu_enable_a == 1 and alu_enable_b == 1, it is illegal and the output depends on RTL that cover this case. (Note: RTL can have //full case Synopsys so this case will be excluded.)</li> </ul> |

| ID  | Signal   | Description                                                      |
|-----|----------|------------------------------------------------------------------|
| DR7 | alu_op_a | Synchronized to alu_clk, positive edge trigger.                  |
|     |          | When it is 2'b00, alu_out should be the AND-ing of the inputs.   |
|     |          | When it is 2'b01, alu_out should be the NAND-ing of the inputs.  |
|     |          | When it is 2'b10, alu_out should be the OR-ing of the inputs.    |
|     |          | • When it is 2'b11, alu_out should be the XOR-ing of the inputs. |
|     |          | (Note: The design may don't have a default case, all cases are   |
|     |          | covered)                                                         |

| ID  | Signal   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR8 | alu_op_b | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>When it is 2'b00, alu_out should be the XNOR-ing of the inputs.</li> <li>When it is 2'b01, alu_out should be the AND-ing of the inputs.</li> <li>When it is 2'b10, alu_out should be the NOR-ing of the inputs.</li> <li>When it is 2'b11, alu_out should be the OR-ing of the inputs.</li> <li>(Note: The design may don't have a default case, all cases are covered)</li> </ul> |

| ID  | Signal      | Description                                                                                                                                                                                                                                                                               |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR9 | alu_irq_clr | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>It should be high for at least one clock cycle then it gets deasserted.</li> <li>It should be high after at least one clock cycle from the assertion of alu_irq.</li> <li>It is an active high clear signal.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                                                   |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR10 | alu_out | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>Should be as expected, according to the given table, after one clock cycle from applying the inputs.</li> <li>If alu_enable and alu_enable_a are asserted, and alu_enable b is de-asserted while alu_op_a is NAND then alu_out never be 8'h00, due to the constrain on alu_in_a.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                            |
|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR11 | alu_irq | <ul> <li>Synchronized to alu_clk, positive edge trigger.</li> <li>It should be asserted after one clock cycle from the event that triggers it.</li> <li>Events that assert it to high, in case of other events alu_irq maintains its value.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR11 | alu_irq | <ul> <li>When alu_enable &amp;&amp; alu_enable_a &amp;&amp; !alu_enable b, operation a:</li> <li>If alu_op_a is AND, alu_in_a is 8'hFF and alu_in_b is 8'hFF.</li> <li>If alu_op_a is NAND and ~(in_a &amp; in b) equals 8'h00. (Note: this case can't happen)</li> <li>If alu_op_a is OR and (alu_in_a   alu_in_b) equals 8'hE8.</li> <li>If alu_op_a is XOR and (alu_in_a ^ alu_in_b) equals 8'h83.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                                                                              |
|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR11 | alu_irq | <ul> <li>When alu_enable &amp;&amp; alu_enable_b &amp;&amp; !alu_enable a, operation b:</li> <li>If alu_op_b is XNOR and (alu_in_a ~^ alu_in_b) equals 8'hF1.</li> <li>If alu_op_b is AND and (alu_in_a &amp; alu_in b) equals 8'hF4.</li> <li>If alu_op_b is NOR and ~(alu_in_a   alu_in_b) equals 8'hF5.</li> <li>If alu_op_b is OR and (alu_in_a   alu_in_b) equals 8'hFF.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                   |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR11 | alu_irq | <ul> <li>It should be high until alu_irq_clr is asserted.</li> <li>It should be de-asserted after one clock cycle from asserting alu_irq_clr.</li> <li>Event has a priority over alu_irq_clr, when there is an event from the previous ones and alu_irq_clr is asserted at that time, then alu_irq should be high.</li> </ul> |

| ID  | Signal  | Description                                                                                           |
|-----|---------|-------------------------------------------------------------------------------------------------------|
| VR1 | alu_clk | Driven positive edge trigger clock with a period of 31.25 ns, (1000/32MHz). (Note: timescale 1ns/1ps) |

| ID  | Signal | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR2 | rst_n  | <ul> <li>Drive it with 0 at the start, then it can be 0 or 1 at different times during normal operation independent of the clock, most of the time it is high.</li> <li>Cover that reset is de-asserted and asserted.</li> <li>Check that outputs are driven to all 0's immediately when it is low.</li> <li>Check that outputs are as expected when it is high.</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                       |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR3 | alu_in_a | <ul> <li>Driven constrained randomly.</li> <li>Cover that the forbidden values aren't generated.</li> <li>Cover that all input pins toggle from 1 to 0 and vice versa.</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                        |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR4 | alu_in_b | <ul> <li>Driven constrained randomly.</li> <li>Cover that the forbidden values are not generated.</li> <li>Cover that all input pins toggle from 1 to 0 and vice versa.</li> </ul> |

| ID |            | Signal     | Description                                                                                                                                                                                                                                   |
|----|------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VF | <b>R</b> 5 | alu_enable | <ul> <li>Drive it with 1 or 0, most of the time it is high.</li> <li>Cover that alu_enable, alu_enable_a and alu_enable_b toggle from 1 to 0 and vice versa</li> <li>Check that all outputs are maintained when alu_enable is low.</li> </ul> |

| ID | <br>Signal       | Description                                                                                                                                                                                                                                                                   |
|----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VF | alu_enable_<br>a | <ul> <li>Drive it with 1 or 0, most of the time alu_enable_a dosen't equal alu_enable_b.</li> <li>Cover that alu_enable_a toggles with all variations of alu_enable.</li> <li>Check that when alu_enable_a is high, alu_out is generated according to operation a.</li> </ul> |

| ID  | Signal           | Description                                                                                                                                                                                                                                                                  |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR7 | alu_enable_<br>b | <ul> <li>Drive it with 1 or 0, most of the time alu_enable_a dosen't equal alu_enable_b.</li> <li>Cover that alu_enable_b toggles with all variations of alu_enable.</li> <li>Check that when alu_enable_b is high, alu_out is generated according to operation b</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR7 | alu_op_a | <ul> <li>Driven with all possible combinations randomly.</li> <li>Cover all possible combinations while alu_enable and alu_enable_a are high, and cover all other possible cases, listed in design requirements.</li> <li>Check that when the operation is NAND while alu_enable and alu_enable_a are asserted to high, alu_out will never be 8'h00.</li> </ul> |

| ID  | Signal   | Description                                                                                                                                                                                                                 |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR8 | alu_op_b | <ul> <li>Driven with all possible combinations randomly.</li> <li>Cover all possible combinations while alu_enable and alu_enable_b are high, and cover all other possible cases, listed in design requirements.</li> </ul> |

| Signal      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| alu_irq_clr | <ul> <li>Drive it with 1 while alu_irq is de-asserted.</li> <li>Cover alu_irq_clr that is asserted and alu_irq is de-asserted.</li> <li>Check if alu_irq is still 0 or not.</li> <li>Drive it with 1 after alu_irq is asserted.</li> <li>Cover that alu_irq_clr is asserted and alu_irq is also asserted.</li> <li>Check that alu_irq is cleared, equals 0.</li> <li>Drive it with 0 regardless of the value of alu_irq, 1 or 0.</li> <li>Cover that alu_irq_clr is low when alu_irq is asserted and de-asserted at different times.</li> <li>Check that alu_irq is maintained.</li> </ul> |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                                      |
|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR10 | alu_out | <ul> <li>Cover that all alu_out combinations that asserts alu_irq are generated.</li> <li>Cover that alu_out pins toggles.</li> <li>Check that alu_out is asserted after one clock cycle from applying the inputs.</li> <li>Check that alu_out is maintained when alu_enable_a and alu_enable_b are asserted to low at the same time.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                             |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR11 | alu_irq | <ul> <li>Check that alu_irq is asserted to high at the same cycle as alu_out.</li> <li>Check that alu_irq isn't asserted unless alu_out is one of the cases listed in the design requirements.</li> <li>Drive alu_irq_clr to high while there are two successive events that assert alu_irq.</li> </ul> |

| ID   | Signal  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR11 | alu_irq | <ul> <li>Cover that alu_irq_clr is asserted while there is two successive events that assert alu_irq.</li> <li>Check that events have priority over alu_irq_clr</li> <li>Check that alu_irq is low when alu_irq_clr high, taking into consideration that there isn't two successive events.</li> <li>Check that alu_irq is still asserted when there is two successive events while alu_irq_clr is high.</li> <li>Check that alu_irq is de-asserted after one clock cycle from the assertion of alu_irq_clr.</li> </ul> |

# **ENVIRONMENT ARCHITECTURE**

# **ENVIRONMENT ARCHITECTURE**



# **ENVIRONMENT ARCHITECTURE**



# MAKEFILE

### MAKEFILE

```
comp : clean vcs coverage html cov verdi
VCS :
   vcs \
            -f files.f -cm line+fsm+tgl+branch+cond \
            -timescale=1ns/1ps +vcs+flush+all \
            -fsdb -full64 -R +vc +v2k -sverilog -debug all \
            -gui -l vcs out.log &
verdi :
   verdi -f files.f -ssf -sv tb.fsdb &
coverage text :
   urg -dir simv.vdb -format text &
coverage html :
   urg -dir simv.vdb &
#-----
cov verdi :
  verdi -cov -covdir simv.vdb &
clean :
    rm -rf *~ core csrc simv* vc hdrs.h ucli.key urg* *.log novas.* *.fsdb* &
```

```
29457 Result is as Expected
29458 driver transaction is '{rst n:'h1, alu enable a:'h1, alu enable b:'h0, alu irq clr:'h0, alu op a:AND a, alu op b:XNOR b, alu in a:'hff, alu ir b:'hff, alu irq:'h0,
     alu out: 'h0, alu irg last: 'h0, alu irg clr last: 'h0} at time : 293655000
29459 monitor transaction is '{rst n:'h1, alu enable a:'h1, alu enable b:'h0, alu enable:'h1, alu irg clr:'h0, alu op a:AND a, alu op b:XNDR b, alu in a:'hff, alu in b:'hff, alu irg:'h1,
     alu out: 'hff, alu irg last: 'h0, alu irg clr last: 'h0} at time : 293655000
29460 time is 293655000 coverage of q1 tql is 100.000000
29461 time is 293655000 coverage of g2 is 100.000000
29462 time is 293655000 coverage of q3 is 100.000000
29463 time is 293655000 coverage of 04 is 100.000000
29464 time is 293655000 coverage of q5 is 100.000000
29465 scoreboard transaction is '{rst n:'h1, alu enable a:'h1, alu enable b:'h0, alu enable:'h1, alu irq clr:'h0, alu op a:AND a, alu op b:XNOR b, alu in a:'hff, alu in b:'hff, alu irq:'h1,
     alu out: 'hff, alu irg last: 'h0, alu irg clr last: 'h0} at time : 293655000
29466 Result is as Expected
29467 $finish called from file "alu tb.sv", line 761.
29468 Sfinish at simulation time
29469
29471 VCS Coverage Metrics: during simulation line, cond, FSM, branch, tgl was monitored
                VCS Simulation Report
29474 Time: 293655000 ps
29475 CPU Time: 1.440 seconds;
                                        Data structure size: 0.0Mb
29476 Thu Dec 7 02:29:45 2023
```



| Total Cov       | erage Su   | mmary    |                    |              |        |        |
|-----------------|------------|----------|--------------------|--------------|--------|--------|
| SCORE           | LINE       | COND     | TOGGLE             | FSM          | BRANCH | GROUP  |
| 100.00          | 100.00     |          | 100.00             |              |        | 100.00 |
|                 | cal cover  | age data | for top-le         | vel insta    | nces   |        |
| SCORE           | LINE       | COND     | TOGGLE             | FSM          | BRANCH | NAME   |
| 100.00          | 100.00     |          | 100.00             |              |        | top_tb |
|                 |            |          |                    |              |        |        |
|                 | dule Defir | cond     | erage Su<br>TOGGLE | mmary<br>FSM | BRANCH |        |
|                 | LINE       | COND     |                    | FSM          | BRANCH |        |
| score<br>100.00 | LINE       | COND     | TOGGLE 100.00      | FSM          | BRANCH |        |
| 100.00          | 100.00     | COND     | TOGGLE 100.00      | FSM          | BRANCH |        |

### Total groups in report: 5

| NAME                           | SCORE  | WEIGHT | GOAL | AT<br>LEAST | PER<br>INSTANCE | AUTO BIN<br>MAX | PRINT<br>MISSING | COMMENT |
|--------------------------------|--------|--------|------|-------------|-----------------|-----------------|------------------|---------|
| \$unit::subscriber::g1_tgl     | 100.00 | 1      | 100  | 1           | 0               | 64              | 64               |         |
| \$unit::subscriber::g2         | 100.00 | 1      | 100  | 1           | 0               | 64              | 64               |         |
| \$unit::subscriber::g3         | 100.00 | 1      | 100  | 1           | 0               | 64              | 64               |         |
| \$unit::subscriber::g4_illegal | 100.00 | 1      | 100  | 1           | 0               | 64              | 64               |         |
| \$unit::subscriber::g5_irq     | 100.00 | 1      | 100  | 1           | 0               | 64              | 64               |         |

### Summary for Group \$unit::subscriber::g5\_irq

| CATEGORY  | EXPECTED | UNCOVERED | COVERED | PERCENT |
|-----------|----------|-----------|---------|---------|
| Variables | 15       | 0         | 15      | 100.00  |
| Crosses   | 7        | 0         | 7       | 100.00  |

### Variables for Group \$unit::subscriber::g5\_irq

| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
|----------|----------|-----------|---------|---------|------|--------|----------|--------------|---------|
| op_aaa   | 4        | 0         | 4       | 100.00  | 100  | 1      | 1        | 0            |         |
| op_bbb   | 4        | . 0       | 4       | 100.00  | 100  | 1      | 1        | 0            |         |
| ALU_OUT  | 7        | 0         | 7       | 100.00  | 100  | 1      | 1        | 0            |         |

### Crosses for Group \$unit::subscriber::g5\_irq

| CROSS              | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | PRINT MISSING | COMMENT |
|--------------------|----------|-----------|---------|---------|------|--------|----------|---------------|---------|
| irq_events_a_cross | 3        | 0         | 3       | 100.00  | 100  | 1      | 1        | 0             |         |
| irq_event_b_cross  | 4        | 0         | 4       | 100.00  | 100  | 1      | 1        | 0             |         |

# COVERAGE PLAN ON VERDI

### COVERAGE PLAN ON VERDI

```
2 plan "ALU Verification PLAn";
      feature Basics;
          owner = "ahmed\n";
          feature Alu rstn;
              measure Group Measure 2;
                 source = "group: $unit::subscriber::g2.t4.rst n";
          endfeature
      endfeature
      feature Advanced:
          owner = "youssef\n";
         feature alu in a;
              measure Group Measure 2;
                  source = "group: $unit::subscriber::gl tgl.al in a0", "group: $unit::subscriber::gl tgl.al in a1", "group: $unit::subscriber::gl tgl.al in a2", "group:
  $unit::subscriber::g1 tgl.al in a3", "group: $unit::subscriber::g1 tgl.al in a4", "group: $unit::subscriber::g1 tgl.al in a5", "group: $unit::subscriber::g1 tgl.al in a6", "group:
  $unit::subscriber::gl tgl.al in a7";
18
              endmeasure
          endfeature
```

### **RESOURCES**

### **RESOURCES**

- 1. <a href="https://edaplayground.com/x/pgqd">https://edaplayground.com/x/pgqd</a>
- 2. <a href="https://drive.google.com/drive/folders/1J8qK3HRA0X3-30uCedGeiX85ineHsu5D?usp=sharing">https://drive.google.com/drive/folders/1J8qK3HRA0X3-30uCedGeiX85ineHsu5D?usp=sharing</a>

### THANK YOU